Part Number Hot Search : 
1N4731 KE39A 87208 KE39A XC910607 SM12G48 SCX150AN DL10LE
Product Description
Full Text Search
 

To Download NCP1379DR2G Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 NCP1379 Product Preview Quasi-Resonant Current-Mode Controller for High-Power Universal Off-line Supplies
The NCP1379 hosts a high-performance circuitry aimed to powering quasi-resonant converters. Capitalizing on a proprietary valley-lockout system, the controller shifts gears and reduces the switching frequency as the power loading becomes lighter. This results in a stable operation despite switching events always occurring in the drain-source valley. This system works down to the 4th valley and toggles to a variable frequency mode beyond, ensuring an excellent standby power performance. The controller includes an Over Power Protection circuit which clamps the delivered power at high-line. Safety-wise, a fixed internal timer relies on the feedback voltage to detect a fault. Once the timer elapses, the controller stops and enters auto-recovery mode, ensuring a low duty-cycle burst operation. To further improve the safety of the power supply, the NCP1379 features a pin to implement a combined brown-out/overvoltage protection. Particularly well suited for TVs power supply applications, the controller features a low startup voltage allowing the use of an auxiliary power supply to power the device.
Features
http://onsemi.com
QUASI-RESONANT PWM CONTROLLER FOR HIGH POWER AC-DC WALL ADAPTERS
MARKING DIAGRAMS
8 8 1 SOIC-8 D SUFFIX CASE 751 1 1379 A L Y W G = Specific Device Code = Assembly Location = Wafer Lot = Year = Work Week = Pb-Free Package 1379 ALYW G
* Quasi-Resonant Peak Current-Mode Control Operation * Valley Switching Operation with Valley-Lockout for Noise-Immune * * * * * * * * * * * *
Operation Frequency Foldback at Light Load to Improve the Light Load Efficiency Adjustable Over Power Protection Auto-Recovery Output Short-Circuit Protection Fixed Internal 80 ms Timer for Short-Circuit Protection Combined Overvoltage Protection and Brown-out +500 mA / -800 mA Peak Current Source/Sink Capability Internal Temperature Shutdown Direct Optocoupler Connection Low VCC(on) Allowing to Use a Standby Power Supply to Power the Device Extremely Low No-Load Standby Power SO8 Package These Devices are Pb-Free and are RoHS Compliant
PIN CONNECTIONS
ZCD 1 FB 2 CS 3 GND 4 8 CT 7 FAULT 6 VCC 5 DRV
ORDERING INFORMATION
See detailed ordering and shipping information in the package dimensions section on page 21 of this data sheet.
Typical Applications
* High Power ac-dc Converters for TVs, Set-Top Boxes etc. * Offline Adapters for Notebooks
This document contains information on a product under development. ON Semiconductor reserves the right to change or discontinue this product without notice.
(c) Semiconductor Components Industries, LLC, 2009
December, 2009 - Rev. P0
1
Publication Order Number: NCP1379/D
NCP1379
TYPICAL APPLICATION EXAMPLE
HV -bulk
. . NCP 1 3 7 9 1 2 3 4
. Vout
GND 8 7 6 5 VCC
ZCD / OPP
Figure 1. Typical Application Schematic
GND
PIN FUNCTION DESCRIPTION
Pin N5 1 Pin Name ZCD Function Zero Crossing Detection Adjust the over power protection Pin Description Connected to the auxiliary winding, this pin detects the core reset event. Also, injecting a negative voltage smaller than 0.3 V on this pin will perform over power protection. Hooking an optocoupler collector to this pin will allow regulation. This pin monitors the primary peak. The controller ground The driver's output to an external MOSFET This pin is connected to an external auxiliary voltage. This pin observes the HV rail and protects the circuit in case of low main conditions. It also offers a way to latch the circuit in case of over voltage event. A capacitor connected to this pin acts as the timing capacitor in foldback mode.
2 3 4 5 6 7
FB CS GND DRV VCC Fault
Feedback pin Current sense - Driver output Supplies the controller Overvoltage protection Brown-out Timing capacitor
8
CT
http://onsemi.com
2
NCP1379
INTERNAL CIRCUIT ARCHITECTURE
VDD BO r e se t latch VDD Rpullup FB LOGIC BLOCK VDD Vcc VCC management fa ul t gr a nd reset V CCstop V cc aux
VDD ICt Ct C t s e tpoint + - R Q Q DRV gr a nd reset
clamp DRV ga te
ZC D
Ct Discharge + 10 V ESD DRV - Vth 3 ms blanking S Q Q de ma g
S GN D CsS top
La ux SS end 40 ms Time Out The 40 ms Time Out is active only during s oft-s ta r t SS end Ipeak(VCO) = 17.5 % VILIMIT CS LEB 1 Rsense OPP + Soft-start - + - 5 ms Time Out PW Mreset R
TIMER Reset
Up Down
IpFlag PW Mreset
/4
gr a nd reset
noi s e de l a y
+ - VOVP
VCC HV
I pFl a g
VDD IBO noise delay VBO + - BO r e se t Rclamp Vclamp OVP/BO
VILIMIT
LEB 2 LE B 2 is shorter than LE B 1
Soft-start end ? then 1 else 0 Cs S top SS end + - VCS(stop )
Figure 2. Internal Circuit Architecture
http://onsemi.com
3
NCP1379
MAXIMUM RATINGS TABLE(S)
Symbol VCC(MAX) ICC(MAX) VDRV(MAX) IDRV(MAX) VMAX IMAX IZCD(MAX) RqJA TJ(MAX) Rating Maximum Power Supply voltage, VCC pin, continuous voltage Maximum current for VCC pin Maximum driver pin voltage, DRV pin, continuous voltage Maximum current for DRV pin Maximum voltage on low power pins (except pins DRV and VCC) Current range for low power pins (except pins ZCD, DRV and VCC) Maximum current for ZCD pin Thermal Resistance Junction-to-Air Maximum Junction Temperature Operating Temperature Range Storage Temperature Range ESD Capability, Human Body Model (HBM) model (Note 1) ESD Capability, CDM model (Note 1) Value -0.3 to 28 $30 -0.3 to 20 $1000 -0.3 to 10 $10 +3 / -2 120 150 -40 to +125 -60 to +150 4 2 Unit V mA V mA V mA mA C/W C C C kV kV
Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. 1. This device series contains ESD protection and exceeds the following tests: Human Body Model 4000 V per Mil-Std-883, Method 3015. Charged Device Model 2000 V per JEDEC Standard JESD22-C101D 2. This device contains latchup protection and exceeds 100 mA per JEDEC Standard JESD78.
ELECTRICAL CHARACTERISTICS (Unless otherwise noted: For typical values TJ = 25C, VCC = 12 V, VZCD = 0 V, VFB = 3 V, VCS = 0 V, Vfault = 1.5 V, CT = 680 pF) For min/max values TJ = -40C to +125C, Max TJ = 150C, VCC = 12 V)
Symbol Parameter Conditions Min Typ Max Unit SUPPLY SECTION - STARTUP AND SUPPLY CIRCUITS VCC(on) VCC(off) VCC(hyst) VCC(reset) tVCC(off) tVCC(reset) ICC(start) Supply Voltage Startup Threshold Minimum Operating Voltage Hysteresis VCC(on) - VCC(off) Internal logic reset VCC(off) noise filter VCC(reset) noise filter Startup current Supply Current Device Disabled/Fault (Note 3) Device Enabled/No output load on pin 5 Device Switching (Fsw = 65 kHz) Device Switching (Fsw around 12 kHz) Current Sense Voltage Threshold Leading Edge Blanking Duration for VILIM Input Bias Current (Note 3) Propagation Delay Percentage of maximum peak current level at which VCO takes over (Note 4) FB pin open VCC = VCC(on) - 0.5 V VCC > VCC(off) Fsw = 10 kHz CDRV = 1 nF, Fsw = 65 kHz CDRV = 1 nF, VFB = 1.25 V VFB = 4 V, VCS increasing Minimum on time minus tILIM DRV high VCS > VILIM to DRV turn-off VFB = 0.4 V, VCS increasing VCC increasing VCC decreasing VCC decreasing 10.5 8.3 2.0 6 - - - 11.4 9.0 2.4 7 5 20 0.7 12.3 9.4 - 8 - - 1.2 V
ms ms mA mA
ICC1 ICC2 ICC3A ICC3B VILIM tLEB Ibias tILIM Ipeak(VCO) 3. 4. 5. 6.
- - - -
1.7 1.7 2.65 2.0
2.0 2.0 3.00 -
CURRENT COMPARATOR - CURRENT SENSE 0.76 210 -2 - 15.4 0.80 275 - 125 17.5 0.84 330 2 175 19.6 V ns mA ns %
Guaranteed by design The peak current setpoint goes down as the load decreases. It is frozen below Ipeak(VCO) (Ipeak = cst) If negative voltage in excess to -300 mV is applied to ZCD pin, the current setpoint decrease is no longer guaranteed to be linear Minimum value for TJ = 125C
http://onsemi.com
4
NCP1379
ELECTRICAL CHARACTERISTICS (Unless otherwise noted: For typical values TJ = 25C, VCC = 12 V, VZCD = 0 V, VFB = 3 V, VCS = 0 V, Vfault = 1.5 V, CT = 680 pF) For min/max values TJ = -40C to +125C, Max TJ = 150C, VCC = 12 V)
Symbol Parameter Conditions Min Typ Max Unit CURRENT COMPARATOR - CURRENT SENSE VOPP(MAX) VCS(stop) tBCS Setpoint decrease for VZCD = -300 mV (Note 5) Threshold for immediate fault protection activation Leading Edge Blanking Duration for VCS(stop) Drive Resistance DRV Sink DRV Source Drive current capability DRV Sink DRV Source Rise Time (10 % to 90 %) Fall Time (90 % to 10 %) DRV Low Voltage DRV High Voltage (Note 6) VZCD = -300 mV, VFB = 4 V, VCS increasing 35.0 1.125 - 37.5 1.200 120 40.0 1.275 - % V ns
DRIVE OUTPUT - GATE DRIVE RSNK RSRC ISNK ISRC tr tf VDRV(low) VDRV(high) VDRV = 10 V VDRV = 2 V VDRV = 10 V VDRV = 2 V CDRV = 1 nF, VDRV from 0 to 12 V CDRV = 1 nF, VDRV from 0 to 12 V VCC = VCC(off) + 0.2 V CDRV = 1 nF, RDRV=33 kW VCC = VCC(MAX) CDRV = 1 nF - - - - - - 8.4 10.5 12.5 20 800 500 40 25 9.1 13.0 - - - - 75 60 - 15.5 W
mA
ns ns V V
DEMAGNETIZATION INPUT - ZERO VOLTAGE DETECTION CIRCUIT VZCD(TH) VZCD(HYS) VCH VCL tDEM CPAR tBLANK toutSS tout RZCD(pdown) VCT(MAX) ICT VCT(MIN) CT RFB(pullup) Iratio VFB(TH) 3. 4. 5. 6. ZCD threshold voltage ZCD hysteresis Input clamp voltage High state Low state Propagation Delay Internal input capacitance Blanking delay after on-time Timeout after last demag transition Pulldown resistor (Note 3) During soft-start After the end of soft-start VZCD decreasing VZCD increasing Ipin1 = 3.0 mA Ipin1 = -2.0 mA VZCD decreasing from 4 V to -0.3 V 35 15 8 -0.9 - - 2.30 28 5.0 140 55 35 10 -0.7 150 10 3.15 41 5.9 320 90 55 12 -0.3 250 - 4.00 54 6.7 500 mV mV V
ns pF ms ms kW
TIMING CAPACITOR - TIMING CAPACITOR Maximum voltage on CT pin Source current Minimum voltage on CT pin, discharge switch activated Recommended timing capacitor value VFB < VFB(TH) VCT = 0 V 5.15 18 - 5.40 20 - 220 5.65 22 90 V mA mV pF
FEEDBACK SECTION - FEEDBACK Internal pullup resistor Pin FB to current setpoint division ratio FB pin threshold under which CT is clamped to VCT(MAX) 15 3.8 0.26 18 4.0 0.30 22 4.2 0.34 V kW
Guaranteed by design The peak current setpoint goes down as the load decreases. It is frozen below Ipeak(VCO) (Ipeak = cst) If negative voltage in excess to -300 mV is applied to ZCD pin, the current setpoint decrease is no longer guaranteed to be linear Minimum value for TJ = 125C
http://onsemi.com
5
NCP1379
ELECTRICAL CHARACTERISTICS (Unless otherwise noted: For typical values TJ = 25C, VCC = 12 V, VZCD = 0 V, VFB = 3 V, VCS = 0 V, Vfault = 1.5 V, CT = 680 pF) For min/max values TJ = -40C to +125C, Max TJ = 150C, VCC = 12 V)
Symbol Parameter Conditions Min Typ Max Unit FEEDBACK SECTION - FEEDBACK VH2D VH3D VH4D VHVCOD VHVCOI VH4I VH3I VH2I Valley threshold FB voltage where 1st valley ends and 2nd valley starts FB voltage where 2nd valley ends and 3rd valley starts FB voltage where 3rd valley ends and 4th valley starts FB voltage where 4th valley ends and VCO starts FB voltage where VCO ends and 4th valley starts FB voltage where 4th valley ends and 3rd valley starts FB voltage where 3rd valley ends and 2nd valley starts FB voltage where 2nd valley ends and 1st valley starts VFB decreases VFB decreases VFB decreases VFB decreases VFB increases VFB increases VFB increases VFB increases 1.316 1.128 0.846 0.732 1.316 1.504 1.692 1.880 1.4 1.2 0.9 0.8 1.4 1.6 1.8 2.0 1.484 1.272 0.954 0.828 1.484 1.696 1.908 2.120 V
PROTECTIONS - FAULT PROTECTION TSHDN TSHDN(HYS) tOVLD tOVLD(off) tSSTART Thermal Shutdown Thermal Shutdown Hysteresis Overload Timer OFF phase in auto-recovery fault mode Soft-start duration VFB = 4 V, VCS ramping up, measured from 1st DRV pulse to VCS(peak) = 90% of VILIM VFault decreasing VFault = VBO + 0.2 V VFault increasing Fault pin open VFB = 4 V, VCS > VILIM Device switching (FSW around 65 kHz) 140 - 75 1.0 2.8 - 40 85 1.2 3.8 170 - 95 1.4 4.8 C C ms s ms
VBO IBO tBO(delay) VOVP tlatch(delay) VFault(clamp) RFault(clamp) 3. 4. 5. 6.
Brown-Out level Sourced hysteresis current VFault > VBO Delay before entering and exiting Brown-out Internal Fault detection level for OVP Delay before latch confirmation (OVP) Clamped voltage (Fault pin left open) Clamping resistor (Note 3)
0.744 9 22.5 2.35 22.5 1.0 1.30
0.800 10 30.0 2.5 30 1.2 1.55
0.856 11 37.5 2.65 37.5 1.4 1.80
V mA ms V ms V kW
Guaranteed by design The peak current setpoint goes down as the load decreases. It is frozen below Ipeak(VCO) (Ipeak = cst) If negative voltage in excess to -300 mV is applied to ZCD pin, the current setpoint decrease is no longer guaranteed to be linear Minimum value for TJ = 125C
http://onsemi.com
6
NCP1379
11.40 11.35 11.30 VCC(on), (V) 11.25 11.20 11.15 11.10 -40 VCC(off), (V) -20 0 20 40 60 80 100 120 8.96 8.94 8.92 8.90 8.88 8.86 8.84 8.82 8.80 -40 -20 0 20 40 60 80 100 120
Figure 3. VCC(on) vs. Junction Temperature
1.9 1.8 1.7 ICC3A, (mA) ICC2, (mA) 1.6 1.5 1.4 1.3 -40 2.9 2.8 2.7 2.6 2.5 2.4 2.3 -40
TJ, JUNCTION TEMPERATURE (C)
Figure 4. VCC(off) vs. Junction Temperature
TJ, JUNCTION TEMPERATURE (C)
-20
0
20
40
60
80
100
120
-20
0
20
40
60
80
100
120
TJ, JUNCTION TEMPERATURE (C)
TJ, JUNCTION TEMPERATURE (C)
Figure 5. ICC2 vs. Junction Temperature
2.6 2.5 2.4 2.3 2.2 2.1 2.0 1.9 1.8 1.7 1.6 -40 -20 0 20 40 60 80 100 120 ICC(start), (mA) ICC3B, (mA) 1.2 1.1 1.0 0.9 0.8 0.7 0.6 0.5 0.4 -40
Figure 6. ICC3A vs. Junction Temperature
-20
0
20
40
60
80
100
120
TJ, JUNCTION TEMPERATURE (C)
TJ, JUNCTION TEMPERATURE (C)
Figure 7. ICC3B vs. Junction Temperature
Figure 8. ICC(start) vs. Junction Temperature
http://onsemi.com
7
NCP1379
810 808 806 804 VILIM, (mV) TLEB, (ns) -20 0 20 40 60 80 100 120 802 800 798 796 794 792 790 -40 230 -40 -20 0 20 40 60 80 100 120 290 280 270 260 250 240
Figure 9. VILIM vs. Junction Temperature
1.24 1.23 VOPP(max), (%) 1.22 1.21 1.20 1.19 1.18 -40 38.00 37.80 37.60 VCS(stop), (V) 37.40 37.20 37.00 36.80 36.60 -20 0 20 40 60 80 100 120 36.40 -40
TJ, JUNCTION TEMPERATURE (C)
Figure 10. TLEB vs. Junction Temperature
TJ, JUNCTION TEMPERATURE (C)
-20
0
20
40
60
80
100
120
TJ, JUNCTION TEMPERATURE (C)
TJ, JUNCTION TEMPERATURE (C)
Figure 11. VCS(stop) vs. Junction Temperature
9.4 9.3 VDRV(high), (V) 9.2 9.1 9.0 8.9 8.8 -40 14.5 14.0 13.5 VDRV(low), (V) 13.0 12.5 12.0 11.5 11.0 -20 0 20 40 60 80 100 120
Figure 12. VOPP(MAX) vs. Junction Temperature
10.5 -40
-20
0
20
40
60
80
100
120
TJ, JUNCTION TEMPERATURE (C)
TJ, JUNCTION TEMPERATURE (C)
Figure 13. VDRV(low) vs. Junction Temperature
Figure 14. VDRV(high) vs. Junction Temperature
http://onsemi.com
8
NCP1379
90.0 80.0
VZCD(hys), (V) 50.0 45.0 40.0 35.0 30.0 25.0 20.0
VZCD(th), (V)
70.0 60.0 50.0 40.0 30.0 -40
-20
0
20
40
60
80
100
120
15.0 -40
-20
0
20
40
60
80
100
120
TJ, JUNCTION TEMPERATURE (C)
TJ, JUNCTION TEMPERATURE (C)
Figure 15. VZCD(th) vs. Junction Temperature
3.30 3.25 3.20 3.15 3.10 3.05 3.00 -40 ToutSS, (ms) 46 45 44 TBLANK, (ms) 43 42 41 40 39 -20 0 20 40 60 80 100 TJ, JUNCTION TEMPERATURE (C) 120
Figure 16. VZCD(hys) vs. Junction Temperature
38 -40
-20
Figure 17. TBLANK vs. Junction Temperature
6.4 6.2 6.0 5.8 5.6 5.4 5.2 -40 VBO, (mV) Tout, (ms) 810 805 800 795 790 785 780 -40
Figure 18. ToutSS vs. Junction Temperature
0 20 40 60 80 100 TJ, JUNCTION TEMPERATURE (C)
120
-20
0 20 40 60 80 100 TJ, JUNCTION TEMPERATURE (C)
120
-20
0 20 40 60 80 100 TJ, JUNCTION TEMPERATURE (C)
120
Figure 19. Tout vs. Junction Temperature
Figure 20. VBO vs. Junction Temperature
http://onsemi.com
9
NCP1379
10.4 10.2 10.0
IBO, (mA)
9.8 9.6 9.4 9.2 -40
-20
0
20
40
60
80
100
120
TJ, JUNCTION TEMPERATURE (C)
Figure 21. IBO vs. Junction Temperature
APPLICATION INFORMATION NCP1379 implements a standard current-mode architecture operating in quasi-resonant mode. Thanks to a proprietary circuitry, the controller prevents valley-jumping instability and steadily locks out in selected valley as the power demand goes down. Once the fourth valley is reached, the controller continues to reduce the frequency further down, offering excellent efficiency over a wide operating range. Due to a fault timer combined to an OPP circuitry, the controller is able to efficiently limit the output power at high-line. * Quasi-Resonance Current-mode operation: implementing quasi-resonance operation in peak current-mode control, the NCP1379 optimizes the efficiency by switching in the valley of the MOSFET drain-source voltage. Due to a proprietary circuitry, the controller locks-out in a selected valley and remains locked until the output loading significantly changes. This behavior is obtained by monitoring the feedback voltage. When the load becomes lighter, the feedback setpoint changes and the controller jumps into the next valley. It can go down to the 4th valley if necessary. Beyond this point, the controller reduces its switching frequency by freezing the peak current setpoint. During quasi-resonance operation, in case of very damped valleys, a 5.9 ms timer adds the missing valleys. * Frequency reduction in light-load conditions: when the 4th valley is left, the controller reduces the switching frequency which naturally improves the standby power by a reduction of all switching losses.
* Overpower protection (OPP): When the voltage on
* *
*
ZCD pin swings in flyback polarity, a direct image of the input voltage is applied on ZCD pin. We can thus reduce the peak current depending of the ZCD pin voltage level during the on-time. Internal soft-start: a soft-start precludes the main power switch from being stressed upon start-up. Its duration is fixed and equal to 3.8 ms. Fault input: the NCP1379 and D versions include a brown-out circuit which safely stops the controller in case the input voltage is too low. Restart occurs via a complete startup sequence (latch reset and soft-start). During normal operation, the voltage on this pin is clamped to 1.2 V to give enough room for OVP detection. If the voltage on this pin increases above 2.5 V, the part latches-off. Short-circuit protection: short-circuit and especially over-load protections are difficult to implement when a strong leakage inductance between auxiliary and power windings affects the transformer (where the auxiliary winding level does not properly collapse in presence of an output short). Here, when the internal 0.8 V maximum peak current limit is activated, the timer starts counting up. If the fault disappears, the timer counts down. If the timer reaches completion while the error flag is still present, the controller stops the pulses and goes into auto-recovery mode.
http://onsemi.com
10
NCP1379
NCP1379 OPERATING MODES NCP1379 has two operating mode: quasi-resonant operation and VCO operation for the frequency foldback. The operating mode is fixed by the FB voltage as portrayed by Figure 22: * Quasi-resonant operation occurs for FB voltage higher than 0.8 V (FB decreasing) or higher than 1.4 V (FB increasing) which correspond to high output power and medium output power. The peak current is variable and is set by the FB voltage divided by 4. * Frequency foldback or VCO mode occurs for FB voltage lower than 0.8 V (FB decreasing) or lower than 1.4 V (FB increasing). This corresponds to low output power.
* During VCO mode, the peak current decreases down to
*
17.5% of its maximum value and is then frozen. The switching frequency is variable and decreases as the output load decreases. The switching frequency is set by the end of charge of the capacitor connected to the CT pin. This capacitor is charged with a constant current source and the capacitor voltage is compared to an internal threshold fixed by FB voltage. When this capacitor voltage reaches the threshold the capacitor is rapidly discharged down to 0 V and a new period start.
Figure 22. Operating Valley According to FB Voltage
VALLEY DETECTION AND SELECTION The valley detection is done by monitoring the voltage of the auxiliary winding of the transformer. A valley is detected when the voltage on pin 1 crosses down the 55 mV internal threshold. When a valley is detected, an internal counter is incremented. The operating valley (1st, 2nd, 3rd or 4th) is determined by the FB voltage as shown by Figure 22.
http://onsemi.com
11
NCP1379
VDD VDD
Rpullup FB VFB VFBth LOGIC BLOCK S + Ct setpoint - R DRV
Vdd ICt
Ct
Q Q
Ct Discharge ZCD + 10 V ESD - Vth leakage blanking 3 us puls e demag
Time Out CS comparator
DRV Laux
Figure 23. Valley Detection Circuit
As the output load decreases (FB voltage decreases the valleys are incremented from the first to the fourth. When the fourth valley is reached, if FB voltage further decreases below 0.8 V, the controller enters VCO mode. During VCO operation, the peak current continues to decrease until it reaches 17.5% of the maximum peak current: the switching frequency expands to deliver the
necessary output power. This allows achieving very low standby power consumption. The Figure 24 shows a simulation case where the output current of a 19 V / 60 W decreases from 2.8 A to 0.1 A. No instability is seen during the valley transitions (Figures 25, 26, 27 and 28)
http://onsemi.com
12
NCP1379
Figure 24. Output Load is Decreased from 2.4 A to 0.5 A at 120 Vdc Input Voltage
http://onsemi.com
13
NCP1379
Figure 25. Zoom 1: 1st to 2nd Valley Transition
Figure 26. Zoom 2: 2nd to 3rd Valley Transition
http://onsemi.com
14
NCP1379
Figure 27. Zoom 3: 3rd to 4th Valley Transition
Figure 28. Zoom 4: 4th Valley to VCO Mode Transition Time Out
In case of extremely damped free oscillations, the ZCD comparator can be unable to detect the valleys. To avoid such situation, NCP1379 integrates a Time Out function that acts as a substitute clock for the decimal counter inside the logic bloc. The controller thus continues its normal operation. To avoid having a too big step in frequency, the time out duration is set to 5.9 ms. Figures 30 and 31 detail the time out operation. The NCP1379 also features an extended time out during the soft-start. Indeed, at startup, the output voltage reflected on the auxiliary winding is low. Because of the voltage drop
introduced by the Over Power Compensation diode (Figure 35), the voltage on the ZCD pin is very low and the ZCD comparator might be unable to detect the valleys. In this condition, setting the DRV Latch with the 5.9 ms time-out leads to a continuous conduction mode operation (CCM) at the beginning of the soft-start. This CCM operation only last a few cycles until the voltage on ZCD pin becomes high enough to be detected by the ZCD comparator. To avoid this, the time-out duration is extended to 40 ms during the soft-start in order to ensure that the transformer is fully demagnetized before the MOSFET is turned-on.
http://onsemi.com
15
NCP1379
ZC D + 10 V ES D DRV - Vth leakage blanking 3 us pulse Ti meOut VDD SS e nd 5. 9 us ti m e -out + - 100 ns VDD 40 us ti m e -out + - SS end 100 ns demag LOGI C BLOCK VDD
Figure 29. Time Out Circuit
Figure 30. Time Out Case n51: the 3rd Valley is Missing
http://onsemi.com
16
NCP1379
Figure 31. Time Out Case n52: the 3rd and 4th Valley are Missing
VCO MODE VCO operation occurs for FB voltage lower than 0.8 V (FB decreasing), or lower than 1.4 V (FB increasing). This corresponds to low output power. During VCO operation, the switching frequency is variable and expands as the output power decreases. The peak current is fixed to 17.5% of his maximum value when VFB < 0.56 V. The frequency is set by the end of charge of the capacitor connected to the CT pin. This capacitor is charged with a constant current source and its voltage is compared to an internal threshold (VFBth) fixed by FB voltage (see Figure 23). When this capacitor voltage reaches the threshold, the capacitor is rapidly discharged down to 0 V and a new period start. The internal threshold is inversely proportional to FB voltage. The relationship between VFB and VFBth is given by Equation 1.
V FBth + 6.5 * (10 3)V FB
(eq. 1)
When VFB is lower than 0.3 V, VCT is clamped to VCT(MAX) which is typically 5.5 V. Figure 32 shows the VCO mode at works.
Figure 32. In VCO Mode, as the Power Output Decreases the Frequency Expands http://onsemi.com
17
NCP1379
SHORT-CIRCUIT OR OVERLOAD MODE Figure 33 shows the implementation of the fault timer.
S VDD au x
Q Q
DRV
R VC C sto p VCC management latch CsStop LEB1 R sen se FB/4 OPP + VIL IM IT - Soft-start Laux LEB2 + - VCS(stop) SS en d Soft -s t art end ? t hen 1 else 0 CsStop grand reset + - IpFlag PW Mr eset Down Up TIMER Reset fau l t grand reset VCCstop
Vcc
CS
ZCD/OPP
Figure 33. Fault Detection Schematic
When the current in the MOSFET is higher than VILIM /Rsense, "Max Ip" comparator trips and the digital timer starts counting: the timer count is incremented each 10 ms. When the current comes back within safe limits, "Max Ip" comparator becomes silent and the timer count down: the timer count is decremented each 10 ms. In normal overload conditions the timer reaches its completion when it has counted up 8 times 10 ms.
When the timers reaches its completion, the circuit enter auto-recovery mode: the circuit stops all operations during 1.2 s typically and re-start. This ensures a low duty-cycle burst operation in fault mode (around 6.7%). In parallel to the cycle-by-cycle sensing of the CS pin, another comparator with a reduced LEB (tBCS) and a threshold of 1.2 V is able to sense winding short-circuit and immediately stop the controller. This additional protection is also auto-recovery.
http://onsemi.com
18
NCP1379
Figure 34. Auto-Recovery Overload Protection Chronograms
OVER POWER COMPENSATION The over power compensation is achieved by monitoring the signal on ZCD pin (pin 1). Indeed, a negative voltage applied on this pin directly affects the internal voltage reference setting the maximum peak current (Figure 35). When the power MOSFET is turned-on, the auxiliary winding voltage becomes a negative voltage proportional to
Rz cd
the input voltage. As the auxiliary winding is already connected to ZCD pin for the valley detection, by selecting the right values for Ropu and Ropl, we can easily perform over power compensation.
Ropu ZC D / O P P 1
CS OPP IpFlag
Au x
Ropl
ESD pr ot ect ion
V IL IMIT
+ - Vth leakage blanking DRV Tblank Demag
Figure 35. Over Power Compensation Circuit
To ensure optimal zero-crossing detection, a diode is needed to bypass Ropu during the off-time.
If we apply the resistor divider law on pin 1 during the on-time, we obtain the following relationship:
http://onsemi.com
19
NCP1379
R zcd ) R opu R opl +- N p,auxV IN * V OPP V OPP
(eq. 2)
Where: Np,aux is the auxiliary to primary turn ration: Np,aux = Naux / Np VIN is the DC input voltage VOPP is the negative OPP voltage By selecting a value for Ropl, we can easily deduce Ropu using Equation 2. While selecting the value for Ropl, we must be careful not choosing a too low value for this resistor in order to have enough voltage for zero-crossing detection during the off-time. We recommend having at least 8 V on ZCD pin, the maximum voltage being 10 V. During the off-time, ZCD pin voltage can be expressed as follows:
V ZCD + R opl R ZCD ) Ropl V auz * V d
(eq. 3)
* Vaux = 18 V * Vd = 0.6 V * Np,aux = 0.18
If we want at least 8 V on ZCD pin, we have:
R ZCD R opl + V aux * V d * V ZCD V ZCD + 18 * 0.6 * 8 + 1.2 8 (eq. 5)
We can choose: Rzcd = 1 kW and Ropl = 1 kW. For the over power compensation, we need to decrease the peak current by 37.5% at high line (370 Vdc). The corresponding OPP voltage is:
V OPP + 0.375 V ILIM + -300 mV
(eq. 6)
Using Equation 2, we have:
R ZCD ) R opu R opl +- + N p,auxV IN * V OPP V OPP 370 * (-0.3) (-0.3) + 221
(eq. 7)
-0.18
We can thus deduce the relationship between Ropl and Rzcd:
R ZCD R opl + V aux * V d * V ZCD V ZCD
(eq. 4)
Thus,
R opu + 221 Ropl * R ZCD + 221 1k * 1k + 220 kW
(eq. 8)
Design example: OVERVOLTAGE PROTECTION / BROWN-OUT NCP1379 combine brown-out and overvoltage detection on the pin Fault.
HV-BULK VCC + Dz Rbou OVP/BO 7 VDD IBO Rbol - noi s e de l a y Rc l a mp Clamp grand reset R - VOVP noi s e de l a y S S Q Q La tc h R Q Q DRV
Vclamp
VBO
Figure 36. Brown-out and Overvoltage Protection
In order to protect the power supply against low input voltage condition, the pin 7 permanently monitors a fraction of the bulk voltage through a voltage divider. When this image of bulk voltage is below the VBO threshold, the controller stops switching. When the bulk voltage comes back within safe limits, the circuit restarts pulsing. The hysteresis for the brown-out function is implemented with a high side current source sinking 10 mA when the brown-out comparator is high (Vbulk > Vbulk(on))
+ BO reset
CS c omp
In order to avoid having a too high voltage on pin 7 if the bulk voltage is high, an internal clamp limits the voltage. In case of over voltage, the zener diode will start to conduct and inject current inside the internal clamp resistor Rclamp thus causing pin 7 voltage to increase. When this voltage reaches VOVP, the controller latches-off and stays latched. The controller will be reset if VCC falls bellow VCC(reset) or if a brown-out occurs (Figure 37).
http://onsemi.com
20
NCP1379
Figure 37. Operating Chronograms in Case of Overvoltage with NCP1379 Supplied by an Auxiliary Power Supply
The following equations show how to calculate the brown-out resistors. First of all, select the bulk voltage value at which the controller must start switching (Vbulk(on)) and the bulk voltage for shutdown (Vbulk(off)). Then use the following equation to calculate Rbou and Rbol. DESIGN EXAMPLE VBO = 0.8 V IBO = 10 mA We select: Vbulk(on) = 120 V, Vbulk(off) = 60 V
R bol + V BO V bulk(on) * V bulk(off) I BO V bulk(on) * V BO + 40.3 kW
(eq. 11)
R bol +
V BO V bulk(on) * V bulk(off) I BO V bulk(on) * V BO R bol V bulk(on) * V BO V BO
(eq. 9)
R bou +
(eq. 10)
R bou + +
R bol V bulk(on) * V BO V BO 0.8 + 6 MW
(eq. 12)
40.3x10 3(120 * 0.8)
+
0.8(120 * 60) 10x10 -6(120 * 0.8)
ORDERING INFORMATION
Device NCP1379DR2G Package Type SOIC-8 (Pb free) Shipping 2500 / Tape & Reel
For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.
http://onsemi.com
21
NCP1379
PACKAGE DIMENSIONS
SOIC-8 NB CASE 751-07 ISSUE AJ
-X- A
8 5 NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07. DIM A B C D G H J K M N S MILLIMETERS MIN MAX 4.80 5.00 3.80 4.00 1.35 1.75 0.33 0.51 1.27 BSC 0.10 0.25 0.19 0.25 0.40 1.27 0_ 8_ 0.25 0.50 5.80 6.20 INCHES MIN MAX 0.189 0.197 0.150 0.157 0.053 0.069 0.013 0.020 0.050 BSC 0.004 0.010 0.007 0.010 0.016 0.050 0_ 8_ 0.010 0.020 0.228 0.244
B
1
S
4
0.25 (0.010)
M
Y
M
-Y- G
K
C -Z- H D 0.25 (0.010)
M SEATING PLANE
N
X 45 _
0.10 (0.004)
M
J
ZY
S
X
S
SOLDERING FOOTPRINT*
1.52 0.060
7.0 0.275
4.0 0.155
0.6 0.024
1.270 0.050
SCALE 6:1 mm inches
*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.
The products described herein (NCP1379), may be covered by one or more of the following U.S. patents; 6,362,067 and 5,073,850. There may be other patents pending.
ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.
PUBLICATION ORDERING INFORMATION
LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative
http://onsemi.com
22
NCP1379/D


▲Up To Search▲   

 
Price & Availability of NCP1379DR2G

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X